The CAKE clocking and the trapezoidal clocking schemes: Principles and demo tests

A novel clock distribution technique, the Cable Automatic sKew Elimination (CAKE) clocking scheme has been developed and presented in this paper. In this scheme, clock pulses are driven into a cable and reflected from the high impedance receiving end. At the driving end, a cake-shaped waveform is seen and with 1/4 of the full pulse amplitude threshold, the output logic pulse width from a comparator carries cable delay information. Using a time-to-digital converter (TDC), the cable delay variation due to temperature change can be monitored and compensated for. The philosophy behind the CAKE clocking scheme is to keep the receiving end as simple as possible while implement extra circuitry in the transmitting end. Another clocking technique based on the same philosophy is the trapezoidal clocking scheme that we developed in our previous work. Demo tests of both the CAKE clocking and the trapezoidal clocking schemes are presented in this paper.

[1]  P. Schiavon,et al.  An analog mean-timer for long scintillation counters , 1991 .

[2]  Hartmut Sadrozinski,et al.  Applications of Field-Programmable Gate Arrays in Scientific Research , 2010 .

[3]  Wayne D. Grover A new method for clock distribution , 1994 .

[4]  Jinyuan Wu An FPGA wave union TDC for time-of-flight applications , 2009, 2009 IEEE Nuclear Science Symposium Conference Record (NSS/MIC).

[5]  V. Sandberg,et al.  A fast analog mean-timer , 1985 .

[6]  Pedro Moreira,et al.  White rabbit: Sub-nanosecond timing distribution over ethernet , 2009, 2009 International Symposium on Precision Clock Synchronization for Measurement, Control and Communication.

[7]  Gordon W. Roberts,et al.  A distributed synchronized clocking method , 2005, IEEE Transactions on Circuits and Systems I: Regular Papers.

[8]  Jinyuan Wu The trapezoidal clocking , 2012, 2012 IEEE Nuclear Science Symposium and Medical Imaging Conference Record (NSS/MIC).