SSTL I/O Standard based environment friendly energyl efficient ROM design on FPGA

Stub Series Terminated Logic (SSTL) is an Input/output standard. It is used to match the impedance of line, port and device of our design under consideration. Therefore, selection of energy efficient SSTL I/O standard among available different class of SSTL logic family in FPGA, plays a vital role to achieve energy efficiency in design under test (DUT). Here, DUT is ROM. ROM is an integral part of processor. Therefore, energy efficient design of RAM is a building block of energy efficient processor. We are using Verilog hardware description language, Virtex-6 FPGA, and Xilinx ISE simulator. We are operating ROM with the highest operating frequency of 4th generation i7 processor to test the compatibility of this design with the latest hardware in use. When there is no demand of peak performance, then we can save 74.5% clock power, 75% signal power, and 30.83% I/O power by operating our device with 1GHz frequency in place of 4GHz. There is no change in clock power and signal power but SSTL2_H_DCI having 80.24% 83.38% 62.92% and 76.52% and 83.03% more I/O power consumption with respect to SSTL2_I, SST18_I, SSTL2_I_DCI, SSTL2_II, and SSTL15 respectively at 3.3GHz.

[1]  Cheryl Sourkes Read Only Memory , 1998 .

[2]  Tanesh Kumar,et al.  SSTL based green image ALU design on different FPGA , 2013, 2013 International Conference on Green Computing, Communication and Conservation of Energy (ICGCE).

[3]  Tanesh Kumar,et al.  Mobile DDR IO Standard Based High Performance Energy Efficient Portable ALU Design on FPGA , 2014, Wirel. Pers. Commun..

[4]  B. Pandey,et al.  Simulation of SSTL IO standard based power optimized parallel integrator design on FPGA , 2014, 2014 International Conference on Robotics and Emerging Allied Technologies in Engineering (iCREATE).

[5]  B. Pandey,et al.  Simulation of voltage based efficient fire sensor on FPGA using SSTL IO standards , 2014, 2014 International Conference on Robotics and Emerging Allied Technologies in Engineering (iCREATE).

[6]  Bishwajeet Pandey,et al.  IO standard based energy efficient ALU design and implementation on 28nm FPGA , 2013, 2013 Annual IEEE India Conference (INDICON).

[7]  Tanesh Kumar,et al.  SSTL I/O Standard based Simulation of Energy Efficient VCM on FPGA , 2015 .

[8]  Indrajit Chakrabarti,et al.  A high-speed, ROM-less DDFS for software defined radio system , 2010, 2010 INTERNATIONAL CONFERENCE ON COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES.

[9]  David Blaauw,et al.  Leakage Current Reduction in VLSI Systems , 2002, J. Circuits Syst. Comput..

[10]  Tanesh Kumar,et al.  Design of power optimized memory circuit using High Speed Transreceiver Logic IO Standard on 28nm Field Programmable Gate Array , 2014, 2014 International Conference on Reliability Optimization and Information Technology (ICROIT).