A low power CMOS technology compatible non-volatile SRAM cell
暂无分享,去创建一个
[1] Shyam Akashe,et al. Simulation and stability analysis of 6T and 9T SRAM cell in 45 nm era , 2012, 2012 2nd International Conference on Power, Control and Embedded Systems.
[2] Samuel Naffziger,et al. Design of the Two-Core x86-64 AMD “Bulldozer” Module in 32 nm SOI CMOS , 2012, IEEE Journal of Solid-State Circuits.
[3] Nuggehalli M. Ravindra,et al. Fowler-Nordheim tunneling in thin SiO2 films , 1992 .
[4] Jung-Hoon Chun,et al. A low power CMOS compatible embedded EEPROM for passive RFID tag , 2010, Microelectron. J..
[5] Yeo Kiat-Seng,et al. Hybrid-Mode SRAM Sense Amplifiers: New Approach on Transistor Sizing , 2008, IEEE Transactions on Circuits and Systems II: Express Briefs.
[6] Pedro López,et al. Design, Performance, and Energy Consumption of eDRAM/SRAM Macrocells for L1 Data Caches , 2012, IEEE Transactions on Computers.
[7] Luciano Lavagno,et al. Embedded Systems , 2005, Embedded Systems Handbook.
[8] B. A. Minch,et al. IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing , 1998 .