Power efficient charge pump in deep submicron standard CMOS technology
暂无分享,去创建一个
M. Pasotti | R. Pelliconi | P.L. Rolandi | D. Iezzi | A. Baroni | P. Rolandi | Andrea Baroni | M. Pasotti | R. Pelliconi | D. Iezzi
[1] W. Weber,et al. Charge sharing concept and new clocking scheme for power efficiency and electromagnetic emission improvement of boosted charge pumps , 2000, IEEE Journal of Solid-State Circuits.
[2] R. St. Pierre,et al. Low-power BiCMOS op-amp with integrated current-mode charge pump , 2000, IEEE J. Solid State Circuits.
[3] Y. J. Park,et al. A new charge pump without degradation in threshold voltage due to body effect [memory applications] , 2000, IEEE Journal of Solid-State Circuits.
[4] Roberto Canegallo,et al. A 32Mb–4b/cell analog flash memory supporting variable density with 3V–only supply and serial I/O , 1999 .
[5] Michel Declercq,et al. A high-efficiency CMOS voltage doubler , 1998, IEEE J. Solid State Circuits.
[6] R. St.Pierre. Low-power BiCMOS op-amp with integrated current-mode charge pump , 2000, IEEE Journal of Solid-State Circuits.
[7] Tsutomu Yoshihara,et al. A 3.3 V-only 16 Mb DINOR flash memory , 1995, Proceedings ISSCC '95 - International Solid-State Circuits Conference.