Two-level BEOL processing for rapid iteration in MRAM development

The implementation of magnetic random access memory (MRAM) hinges on complex magnetic film stacks and several critical steps in back-end-of-line (BEOL) processing. Although intended for use in conjunction with silicon CMOS front-end device drivers, MRAM performance is not limited by CMOS technology. We report here on a novel test site design and an associated thin-film process integration scheme which permit relatively inexpensive, rapid characterization of the critical elements in MRAM device fabrication. The test site design incorporates circuitry consistent with the use of a large-area planar base electrode to enable a processing scheme with only two photomask levels. The thin-film process integration scheme is a modification of standard BEOL processing to accommodate temperature-sensitive magnetic tunnel junctions (MTJs) and poor-shear-strength magnetic film interfaces. Completed test site wafers are testable with high-speed probing techniques, permitting characterization of large numbers of MTJs for statistically significant analyses. The approach described in this paper provides an inexpensive means for rapidly iterating on MRAM development alternatives to converage on an implementation suitable for a production environment.

[1]  Laura L. Tedder,et al.  Model studies of dielectric thin film growth: Chemical vapor deposition of SiO2 , 1990 .

[2]  Parkin,et al.  Oscillations in exchange coupling and magnetoresistance in metallic superlattice structures: Co/Ru, Co/Cr, and Fe/Cr. , 1990, Physical review letters.

[3]  Janusz J. Nowak,et al.  Current distribution effects in magnetoresistive tunnel junctions , 1997 .

[4]  Stuart S. P. Parkin,et al.  The magic of magnetic multilayers , 1998, IBM J. Res. Dev..

[5]  William J. Gallagher,et al.  Exchange-biased magnetic tunnel junctions and application to nonvolatile magnetic random access memory (invited) , 1999 .

[6]  Stuart S. P. Parkin,et al.  Thermal stability of IrMn and MnFe exchange-biased magnetic tunnel junctions , 2000 .

[7]  Philip M. Rice,et al.  Néel “orange-peel” coupling in magnetic tunneling junction devices , 2000 .

[8]  Rajeev Bajaj,et al.  Advances in Chemical-Mechanical Planarization , 2002 .

[9]  B. N. Engel,et al.  Fundamentals of MRAM Technology , 2002 .

[10]  Yu Lu,et al.  Memories of tomorrow , 2002 .

[11]  Robert J. Small,et al.  Electrochemical Measurements of Passivation Bilayers on Copper in a CMP System , 2004 .

[12]  Jun Liu,et al.  Copper CMP Formulation for 65 nm Device Planarization , 2004 .

[13]  Christopher L. Borst,et al.  Challenges and Rewards of Low-Abrasive Copper CMP: Evaluation and Integration for Single-Damascene Cu/Low-k Interconnects for the 90nm Node , 2004 .

[14]  A.S. Brown,et al.  Flat, cheap, and under control [electrochemical mechanical planarization] , 2005, IEEE Spectrum.

[15]  Philip Louis Trouilloud,et al.  Rapid-turnaround characterization methods for MRAM development , 2006, IBM J. Res. Dev..