Design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for eye diagram monitoring of a high-speed serial link
暂无分享,去创建一个
[1] James E. Jaussi,et al. An 8-Gb/s simultaneous bidirectional link with on-die waveform capture , 2003, IEEE J. Solid State Circuits.
[2] A. Rylyakov,et al. A 10-Gb/s two-dimensional eye-opening monitor in 0.13-/spl mu/m standard CMOS , 2005, IEEE Journal of Solid-State Circuits.
[3] John G. Maneatis. PLL Based on Self-Biased Techniques , 1996 .
[4] Mark Horowitz,et al. High-speed electrical signaling: overview and limitations , 1998, IEEE Micro.
[5] Tzong-Lin Wu,et al. A novel systematic approach for equivalent model extraction of embedded high-speed interconnects in time domain , 2003 .
[6] Behzad Razavi,et al. Design of Analog CMOS Integrated Circuits , 1999 .
[7] J.G. Maneatis,et al. Low-jitter and process independent DLL and PLL based on self biased techniques , 1996, 1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC.
[8] W. Walker,et al. A 10-Gb/s receiver with series equalizer and on-chip ISI monitor in 0.11-/spl mu/m CMOS , 2005, IEEE Journal of Solid-State Circuits.
[9] Chulsoon Hwang,et al. A 6.4Gbps on-chip eye opening monitor circuit for signal integrity analysis of high speed channel , 2008, 2008 IEEE International Symposium on Electromagnetic Compatibility.
[10] B. Razavi. LowJitter ProcessIndependent DLL and PLL Based on SelfBiased Techniques , 2003 .