Ruche Networks: Wire-Maximal, No-Fuss NoCs : Special Session Paper
暂无分享,去创建一个
Dai Cheol Jung | Michael Bedford Taylor | Chun Zhao | Scott Davidson | Dustin Richmond | M. Taylor | Chun Zhao | S. Davidson | D. Richmond
[1] William J. Dally,et al. Express Cubes: Improving the Performance of k-Ary n-Cube Interconnection Networks , 1989, IEEE Trans. Computers.
[2] Henry Hoffmann,et al. Evaluation of the Raw microprocessor: an exposed-wire-delay architecture for ILP and streams , 2004, Proceedings. 31st Annual International Symposium on Computer Architecture, 2004..
[3] David Wentzlaff,et al. Power and Energy Characterization of an Open Source 25-Core Manycore Processor , 2018, 2018 IEEE International Symposium on High Performance Computer Architecture (HPCA).
[4] Andrew B. Kahng,et al. Interconnect tuning strategies for high-performance ICs , 1998, DATE.
[5] Niraj K. Jha,et al. Express virtual channels: towards the ideal interconnection fabric , 2007, ISCA '07.
[6] Onur Mutlu,et al. Express Cube Topologies for on-Chip Interconnects , 2009, 2009 IEEE 15th International Symposium on High Performance Computer Architecture.
[7] Christopher Torng,et al. The Celerity Open-Source 511-Core RISC-V Tiered Accelerator Fabric: Fast Architectures and Design Methodologies for Fast Chips , 2018, IEEE Micro.
[8] Andrew B. Kahng,et al. Tuning Strategies for Global Interconnects in High-Performance Deep-Submicron ICs , 1999, VLSI Design.
[9] Christopher Batten,et al. Implementing Low-Diameter On-Chip Networks for Manycore Processors Using a Tiled Physical Design Methodology , 2020, 2020 14th IEEE/ACM International Symposium on Networks-on-Chip (NOCS).
[10] Christopher Torng,et al. Evaluating Celerity: A 16-nm 695 Giga-RISC-V Instructions/s Manycore Processor With Synthesizable PLL , 2019, IEEE Solid-State Circuits Letters.
[11] Henry Hoffmann,et al. On-Chip Interconnection Architecture of the Tile Processor , 2007, IEEE Micro.
[12] Puneet Gupta,et al. Wire swizzling to reduce delay uncertainty due to capacitive coupling , 2004, 17th International Conference on VLSI Design. Proceedings..
[13] Srinivas Devadas,et al. Design tradeoffs for simplicity and efficient verification in the Execution Migration Machine , 2013, 2013 IEEE 31st International Conference on Computer Design (ICCD).