Analysis of electrical characteristics of gate overlapped lightly doped drain (GOLDD) polysilicon thin-film transistors with different LDD doping concentration

Different drain field architectures have been recently investigated to reduce field-enhanced effects in conventional self-aligned polysilicon thin-film transistor (TFT) architecture, induced by the intense electric fields at the drain junction. Among these, gate overlapped lightly doped drain (GOLDD) architecture has been shown to be effective in reducing the drain field in both on and off states of the TFT, without introducing appreciable series resistance effects. In this paper, we investigate the electrical characteristics, both in the on- and in the off-regime, of GOLDD polysilicon TFTs, made with different LDD doses, by combining experimental data with two-dimensional (2-D) numerical analysis. We also demonstrate that both the on-state and off-state features of the GOLDD structure can be readily understood in terms of a simple, new model, based upon two TFTs series. This is consistent both with the experimental data and the results of full 2-D simulations. This paper not only clarifies the dependence of kink effect, leakage current, and series resistance upon the LDD-doping, but also provides the guidelines to optimize physical parameters of GOLDD TFTs.

[1]  S. D. Brotherton Polycrystalline silicon thin film transistors , 1995 .

[2]  L. Colalongo,et al.  Numerical analysis of electrical characteristics of polysilicon thin film transistors fabricated by excimer laser crystallisation , 1998 .

[3]  M. Kimura,et al.  Low-temperature polysilicon thin-film transistor driving with integrated driver for high-resolution light emitting polymer display , 1999 .

[4]  R. F. Wood,et al.  Macroscopic theory of pulsed-laser annealing. II. Dopant diffusion and segregation , 1981 .

[5]  L. Colalongo,et al.  Analysis of electrical characteristics of polycrystalline silicon thin-film transistors under static and dynamic conditions , 1997 .

[6]  J. R. Ayres,et al.  Control and analysis of leakage currents in poly‐Si thin‐film transistors , 1996 .

[7]  J. R. Ayres,et al.  Analysis of Drain Field and Hot Carrier Stability of Poly-Si Thin Film Transistors , 1998 .

[8]  J. P. Gowers,et al.  Influence of melt depth in laser crystallized poly-Si thin film transistors , 1997 .

[9]  J. R. Ayres,et al.  NUMERICAL ANALYSIS OF THE ELECTRICAL CHARACTERISTICS OF GATE OVERLAPPED LIGHTLY DOPED DRAIN POLYSILICON THIN FILM TRANSISTORS , 1999 .

[10]  Luigi Mariucci,et al.  Hot carrier-induced degradation of gate overlapped lightly doped drain (GOLDD) polysilicon TFTs , 2002 .

[11]  L. Colalongo,et al.  Numerical analysis of poly-TFTs under off conditions , 1997 .

[12]  K. Sizuki Low-temperature poly-Silicon TFT technology and its application to 12.1-inch XGA , 1998 .

[13]  L. Colalongo,et al.  Floating body effects in polysilicon thin-film transistors , 1997 .