A Comparison Study of Input ESD Protection Schemes Utilizing NMOS, Thyristor, and Diode Devices

For three fundamental input-protection schemes suitable for high-frequency CMOS ICs, which utilize protection devices such as NMOS transistors, thyristors, and diodes, we attempt an in-depth comparison on HBM ESD robustness in terms of lattice heating inside protection devices and peak voltages developed across gate oxides in input buffers, based on DC, mixed-mode transient, and AC analyses utilizing a 2-dimensional device simulator. For this purpose, we construct an equivalent circuit model of input HBM test environments for CMOS chips equipped with input ESD protection circuits, which allows mixed-mode transient simulations for various HBM test modes. By executing mixed-mode simulations including up to six active protection devices in a circuit, we attempt a detailed analysis on the problems, which can occur in real tests. In the procedure, we suggest to a recipe to ease the bipolar trigger in the protection devices and figure out that oxide failure in internal circuits is determined by the peak voltage developed in the later stage of discharge, which corresponds to the junction breakdown voltage of the NMOS structure residing in the protection devices. We explain strength and weakness of each protection scheme as an input ESD protection circuit for high-frequency ICs, and suggest valuable guidelines relating design of the protection devices and circuits.

[1]  B. Deutschmann,et al.  Using device simulations to optimize ESD protection circuits , 2004, 2004 International Symposium on Electromagnetic Compatibility (IEEE Cat. No.04CH37559).

[2]  B. Kleveland,et al.  Distributed ESD protection for high-speed integrated circuits , 2000, IEEE Electron Device Letters.

[3]  Haigang Feng,et al.  A systematic study of ESD protection structures for RF ICs , 2003, IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, 2003.

[4]  Elyse Rosenbaum,et al.  Cancellation technique to provide ESD protection for multi-GHz RF inputs , 2003 .

[5]  Qiong Wu,et al.  Mixed-mode ESD protection circuit simulation-design methodology , 2003, Proceedings of the 2003 International Symposium on Circuits and Systems, 2003. ISCAS '03..

[6]  C. Sodini,et al.  A comparative study of the effect of dynamic stressing on high-field endurance and stability of reoxidized-nitrided, fluorinated and conventional oxides , 1991, International Electron Devices Meeting 1991 [Technical Digest].

[7]  M. Steyaert,et al.  High-performance 5.2 GHz LNA with on-chip inductor to provide ESD protection , 2001 .

[8]  A. Amerasekera,et al.  Characterization and modeling of second breakdown in NMOST's for the extraction of ESD-related process and design parameters , 1991 .

[9]  E. Worley,et al.  Sub-micron chip ESD protection schemes which avoid avalanching junctions , 1995, Electrical Overstress/Electrostatic Discharge Symposium Proceedings.

[10]  T. Polgreen,et al.  A low-voltage triggering SCR for on-chip ESD protection at output and input pads , 1990, IEEE Electron Device Letters.

[11]  Sung-Mo Kang,et al.  Modeling of Electrical Overstress in Integrated Circuits , 1994 .