A Comparison Study of Input ESD Protection Schemes Utilizing NMOS, Thyristor, and Diode Devices
暂无分享,去创建一个
[1] B. Deutschmann,et al. Using device simulations to optimize ESD protection circuits , 2004, 2004 International Symposium on Electromagnetic Compatibility (IEEE Cat. No.04CH37559).
[2] B. Kleveland,et al. Distributed ESD protection for high-speed integrated circuits , 2000, IEEE Electron Device Letters.
[3] Haigang Feng,et al. A systematic study of ESD protection structures for RF ICs , 2003, IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, 2003.
[4] Elyse Rosenbaum,et al. Cancellation technique to provide ESD protection for multi-GHz RF inputs , 2003 .
[5] Qiong Wu,et al. Mixed-mode ESD protection circuit simulation-design methodology , 2003, Proceedings of the 2003 International Symposium on Circuits and Systems, 2003. ISCAS '03..
[6] C. Sodini,et al. A comparative study of the effect of dynamic stressing on high-field endurance and stability of reoxidized-nitrided, fluorinated and conventional oxides , 1991, International Electron Devices Meeting 1991 [Technical Digest].
[7] M. Steyaert,et al. High-performance 5.2 GHz LNA with on-chip inductor to provide ESD protection , 2001 .
[8] A. Amerasekera,et al. Characterization and modeling of second breakdown in NMOST's for the extraction of ESD-related process and design parameters , 1991 .
[9] E. Worley,et al. Sub-micron chip ESD protection schemes which avoid avalanching junctions , 1995, Electrical Overstress/Electrostatic Discharge Symposium Proceedings.
[10] T. Polgreen,et al. A low-voltage triggering SCR for on-chip ESD protection at output and input pads , 1990, IEEE Electron Device Letters.
[11] Sung-Mo Kang,et al. Modeling of Electrical Overstress in Integrated Circuits , 1994 .