Gain-Boosting Charge Pump for Current Matching in Phase-Locked Loop
暂无分享,去创建一个
[1] Nikolaus Klemmer,et al. Enhanced phase noise modeling of fractional-N frequency synthesizers , 2005, IEEE Transactions on Circuits and Systems I: Regular Papers.
[2] Keng L. Wong,et al. A PLL clock generator with 5 to 110 MHz of lock range for microprocessors , 1992 .
[3] K. Halonen,et al. A 1.76-GHz 22.6-mW /spl Delta//spl Sigma/ fractional-n frequency synthesizer , 2003 .
[4] Lars C. Jansson,et al. A wideband 2.4-GHz delta-sigma fractional-NPLL with 1-Mb/s in-loop modulation , 2004, IEEE Journal of Solid-State Circuits.
[5] B.-S. Song,et al. A 1.1-GHz CMOS fractional-N frequency synthesizer with a 3-b third-order /spl Delta//spl Sigma/ modulator , 2000, IEEE Journal of Solid-State Circuits.
[6] P. Larsson,et al. A 2-1600-MHz CMOS clock recovery PLL with low-Vdd capability , 1999, IEEE J. Solid State Circuits.
[7] Christoph Sandner,et al. A subpicosecond jitter PLL for clock generation in 0.12-/spl mu/m digital CMOS , 2003 .
[8] Bang-Sup Song,et al. A 1.1 GHz CMOS fractional-N frequency synthesizer with a 3b 3rd-order ΔΣ modulator , 2000 .
[9] Kang-Yoon Lee,et al. A CMOS dual-band fractional-n synthesizer with reference doubler and compensated charge pump , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).
[10] Shin-Il Lim,et al. Charge pump with perfect current matching characteristics in phase-locked loops , 2000 .