An analytical current, delay, and power model for the submicron CMOS inverter
暂无分享,去创建一个
[1] Spiridon Nikolaidis,et al. Analytical transient response and propagation delay evaluation of the CMOS inverter for short-channel devices , 1998, IEEE J. Solid State Circuits.
[2] Mani Soma,et al. Analytical model for switching transitions of submicron CMOS logics , 1997 .
[3] A. R. Boothroyd,et al. MISNAN-a physically based continuous MOSFET model for CAD applications , 1991, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[4] Hidetoshi Onodera,et al. Estimation of short-Circuit Power Dissipation for Static CMOS Gates , 1996 .
[5] Takayasu Sakurai,et al. A simple MOSFET model for circuit analysis , 1991 .
[6] Srinivasa Vemuru,et al. Short-circuit power dissipation estimation for cmos logic gates , 1994 .
[7] Daniel Auvergne,et al. A novel macromodel for power estimation in CMOS structures , 1998, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[8] Sherif H. K. Embabi,et al. Delay models for CMOS, BiCMOS and BiNMOS circuits and their applications for timing simulations , 1994, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[9] Nicholas C. Rumin,et al. Inverter models of CMOS gates for supply current and delay evaluation , 1994, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..