DISIPLE: digital signal processor programming language and environment

A compiler for signal processing applications with high-level language control structures and the ability to express computational parallelism is described. There are two expert system back-ends that generate code using advice about the architecture of the target machine(s). The first back-end generates code for control flow, and the second generates code for computation. Both expert systems use a rule base that describes the number, type, and architecture of the target processors. If an instruction cannot be directly implemented functionally equivalent intermediate language statements are automatically generated. Currently, the prototype compiler generates TMS320 family assembly code and code for distributed memory parallel computers. >

[1]  S. M. Dunn,et al.  A compiler that easily retargets high level language programs for different signal processing architectures , 1989, International Conference on Acoustics, Speech, and Signal Processing,.

[2]  Stanley M. Dunn,et al.  Using an architectural knowledge base to generate code for parallel computers , 1989, CACM.

[3]  A. Davis,et al.  The application of high-level languages to single-chip digital signal processors , 1988, ICASSP-88., International Conference on Acoustics, Speech, and Signal Processing.