Spatial and temporal granularity limits of body biasing in UTBB-FDSOI
暂无分享,去创建一个
Wolfgang Rosenstiel | Hideharu Amano | Oliver Bringmann | Dustin Peterson | Johannes Maximilian Kühn
[1] Robin Wilson,et al. A 3 GHz Dual Core Processor ARM Cortex TM -A9 in 28 nm UTBB FD-SOI CMOS With Ultra-Wide Voltage Range and Energy Efficiency Optimization , 2014, IEEE Journal of Solid-State Circuits.
[2] Hideharu Amano,et al. Dynamic VDD Switching Technique and Mapping Optimization in Dynamically Reconfigurable Processor for Efficient Energy Reduction , 2011, ARC.
[3] Radu Marculescu,et al. Technology-driven limits on DVFS controllability of multiple voltage-frequency island designs: A system-level perspective , 2009, 2009 46th ACM/IEEE Design Automation Conference.
[4] Pascal Benoit,et al. Power management through DVFS and dynamic body biasing in FD-SOI circuits , 2014, 2014 51st ACM/EDAC/IEEE Design Automation Conference (DAC).
[5] Hideharu Amano,et al. A high speed design and implementation of dynamically reconfigurable processor using 28NM SOI technology , 2014, 2014 24th International Conference on Field Programmable Logic and Applications (FPL).
[6] Chittaranjan A. Mandal,et al. Workload Driven Power Domain Partitioning , 2012, VDAT.
[7] Hideharu Amano,et al. Body bias control for a coarse grained reconfigurable accelerator implemented with Silicon on Thin BOX technology , 2014, 2014 24th International Conference on Field Programmable Logic and Applications (FPL).