Dual-threshold pass-transistor logic design
暂无分享,去创建一个
[1] S. Borkar,et al. Total power optimization by simultaneous dual-Vt allocation and device sizing in high performance microprocessors , 2002, Proceedings 2002 Design Automation Conference (IEEE Cat. No.02CH37324).
[2] Anantha P. Chandrakasan,et al. Low-power CMOS digital design , 1992 .
[3] Dhamin Al-Khalili,et al. Leakage power dissipation in UDSM logic gates , 2005, Circuits, Signals, and Systems.
[4] M. Anis,et al. "Impact of Technology Scaling on CMOS Logic Styles", IEEE Transactions On Circuits and Systems-II , 2002 .
[5] Wolfgang Fichtner,et al. Low-power logic styles: CMOS versus pass-transistor logic , 1997, IEEE J. Solid State Circuits.
[6] Geoff V. Merrett,et al. Leakage Power Analysis and Comparison of Deep Submicron Logic Gates , 2004, PATMOS.
[7] Lothar Thiele,et al. Multiobjective evolutionary algorithms: a comparative case study and the strength Pareto approach , 1999, IEEE Trans. Evol. Comput..
[8] Yasuhiko Sasaki,et al. Top-down pass-transistor logic design , 1996, IEEE J. Solid State Circuits.
[9] Marco Laumanns,et al. SPEA2: Improving the strength pareto evolutionary algorithm , 2001 .
[10] Sarma B. K. Vrudhula,et al. Algorithms for minimizing standby power in deep submicrometer, dual-Vt CMOS circuits , 2002, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..