rFGA: CMOS-nano hybrid FPGA using RRAM components

In this paper, novel reconfigurable architectures are introduced to utilize high-density resistive memory (RRAM) to build FPGA components. Different from the existing CMOS-nano hybrid circuits that use crossbars, the proposed rFPGA structures consist of mainly 1T1R structures (1 CMOS transistor is integrated with a two-terminal resistive nanojunction) that can be fabricated using a CMOS-compatible process. The proposed 2D architecture maintains the baseline FPGA cell designs and significantly reduces the size of memory and routing elements using 1T1R structures. The proposed 3D architecture further improves the density of the 2D version by efficiently integrating RRAM and CMOS layers in three dimensions. The simulation results demonstrate that the proposed 2D and 3D FPGA structures can provide at least 2times-3times performance gains, compared to the corresponding 2D and 3D CMOS FPGA's.

[1]  Sangsul Lee,et al.  Resistance Switching Characteristics for Nonvolatile Memory Operation of Binary Metal Oxides , 2007 .

[2]  S.L. Lim,et al.  Electrically Bistable Thin-Film Device Based on PVK and GNPs Polymer Material , 2007, IEEE Electron Device Letters.

[3]  Rainer Waser,et al.  Resistive switching and data reliability of epitaxial (Ba,Sr)TiO3 thin films , 2006 .

[4]  V.V. Zhirnov,et al.  Memory technology for post CMOS era , 2005, IEEE Circuits and Devices Magazine.

[5]  S. Haddad,et al.  Switching characteristics of Cu2O metal-insulator-metal resistive memory , 2007 .

[6]  J. Strozier,et al.  Resistance Switching Memory Effect in Transition Metal Oxide Thin Films , 2006, 2006 7th Annual Non-Volatile Memory Technology Symposium.

[7]  Raphael Rubin,et al.  3D Nanowire-Based Programmable Logic , 2006, 2006 1st International Conference on Nano-Networks and Workshops.

[8]  Rainer Waser,et al.  Comparison of three different architectures for active resistive memories , 2007 .

[9]  H. Hwang,et al.  Resistance switching of copper doped MoOx films for nonvolatile memory applications , 2007 .

[10]  André DeHon,et al.  Nanowire-based programmable architectures , 2005, JETC.

[11]  R. Williams,et al.  Nano/CMOS architectures using a field-programmable nanowire interconnect , 2007 .

[12]  D. Strukov,et al.  CMOL FPGA: a reconfigurable architecture for hybrid digital circuits with two-terminal nanodevices , 2005 .

[13]  Mei Liu,et al.  Three-dimensional CMOL: three-dimensional integration of CMOS/nanomaterial hybrid digital circuits , 2007 .

[14]  Wei Wang,et al.  3-D nFPGA: A Reconfigurable Architecture for 3-D CMOS/Nanomaterial Hybrid Digital Circuits , 2007, IEEE Transactions on Circuits and Systems I: Regular Papers.

[15]  Mingjie Lin,et al.  Performance Benefits of Monolithically Stacked 3-D FPGA , 2006, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[16]  M. Kozicki,et al.  Bipolar and Unipolar Resistive Switching in Cu-Doped $ \hbox{SiO}_{2}$ , 2007, IEEE Transactions on Electron Devices.

[17]  Guy Lemieux,et al.  Circuit design of routing switches , 2002, FPGA '02.

[18]  Jong-Wan Park,et al.  Influence of oxygen content on electrical properties of NiO films grown by rf reactive sputtering for resistive random-access memory applications , 2006 .