High Frequency Electrical Model of Through Wafer Via for 3-D Stacked Chip Packaging

In this paper, we propose an equivalent circuit model of through wafer via which has height of 90 mum and diameter of 75 mum. The equivalent circuit model composed of RLCG components is developed based on the physical configuration of through wafer via. Then, the parameter values of the equivalent circuit model are fitted to the measured s-parameters up to 20GHz by parameter optimization method. The proposed model shows through wafer via is dominantly characterized by the capacitance of thin oxide around the via and resistive characteristic of lossy silicon substrate. From simulated TDR/TDT and eye-diagram waveforms of the proposed equivalent circuit model, it is found that parasitic effects of the via cause slow rising time of a signal during transmission of the signal to the through wafer via. However, unlike to the most cases, the slow rising time of through wafer via will not degrade signal integrity severely. At last, we show the effect of dimension of through wafer via on performance of signal transmission using 3D full wave simulation

[1]  R. Boudreau Foreword contributions from the 50th electronic components and technology conference , 2001 .

[2]  L. Leung,et al.  Microwave characterization and modeling of high aspect ratio through-wafer interconnect vias in silicon substrates , 2005, IEEE Transactions on Microwave Theory and Techniques.

[3]  M. Tomisaka,et al.  Development of advanced 3D chip stacking technology with ultra-fine interconnection , 2001, 2001 Proceedings. 51st Electronic Components and Technology Conference (Cat. No.01CH37220).

[4]  Seungyoung Ahn,et al.  Over GHz electrical circuit model of a high-density multiple line grid array (MLGA) interposer , 2003 .

[5]  H. Baltes,et al.  Fabrication technology for wafer through-hole interconnections and three-dimensional stacks of chips and wafers , 1994, Proceedings IEEE Micro Electro Mechanical Systems An Investigation of Micro Structures, Sensors, Actuators, Machines and Robotic Systems.

[6]  Through wafer via technology for 3-D packaging , 2005, 2005 6th International Conference on Electronic Packaging Technology.

[7]  Mitsumasa Koyanagi,et al.  Future system-on-silicon LSI chips , 1998, IEEE Micro.