Design and implementation of 32nm FINFET based 4×4 SRAM cell array using 1-bit 6T SRAM
暂无分享,去创建一个
A Static Random Access Memory (SRAM) is designed to plug two needs: i) The SRAM provides as cache memory, communicating between central processing unit and Dynamic Random Access Memory (DRAM). ii) The SRAM technology act as driving force for low power application since SRAM is portable compared to DRAM, and SRAM doesn't require any refresh current. In this paper, we've illustrated the design and implementation of FINFET based 4×4 SRAM cell array by means of one bit 6T SRAM. It has been carried out by FINFET HSPICE modeling with read and write operation of SRAM memory.
[1] Rita Rooyackers,et al. Advanced FinFET Devices for Sub-32nm Technology Nodes: Characteristics and Integration Challenges , 2009 .
[2] Yuan Xie,et al. Dependability analysis of nano-scale FinFET circuits , 2006, IEEE Computer Society Annual Symposium on Emerging VLSI Technologies and Architectures (ISVLSI'06).
[3] Jan M. Rabaey,et al. Digital Integrated Circuits , 2003 .