Thermal Stress and Failure Location Analysis for Through Silicon via in 3D Integration

Through silicon via (TSV) is the critical structure for three dimensional (3D) integration, which provides vertical interconnection between stacking dies. In TSV structure, large coefficient differences of thermal expansion exist between silicon substrate, dielectric material, and filled metal. Due to the large thermal mismatch, the high thermal stress occurring at the interface of different materials would result in delamination. Therefore, thermal-mechanical reliability is a key issue for 3D integration. In this study, we investigated the thermal-mechanical stress distribution of TSV under the condition of the accelerated thermal cycling loading by finite element analysis based on a 3D model of TSV structure. Due to the thermal expansion, that the TSV structure squeezed the surface area between TSVs at a high temperature resulted in compressive stresses at the surface area between TSVs. Therefore, a proper distance between the stress-sensitive device and the TSV should be kept. The stress analysis shows that the maximum thermal stress occurs in the outside region of TSV interface and in the annular region of TSV at a high temperature and at a low temperature, respectively. This study helps to obtain a clear thermal stress distribution of TSV and possible failure regions can be determined.

[1]  Michael Mayer,et al.  Explaining Nondestructive Bond Stress Data From High-Temperature Testing of Au-Al Wire Bonds , 2013, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[2]  Zhaohui Chen,et al.  Thermo-mechanical characterization of copper filled and polymer filled tsvs considering nonlinear material behaviors , 2009, 2009 59th Electronic Components and Technology Conference.

[3]  Tengfei Jiang,et al.  Thermomechanical Failure Analysis of Through-Silicon Via Interface Using a Shear-Lag Model With Cohesive Zone , 2014, IEEE Transactions on Device and Materials Reliability.

[4]  C. Selvanayagam,et al.  Nonlinear Thermal Stress/Strain Analyses of Copper Filled TSV (Through Silicon Via) and Their Flip-Chip Microbumps , 2009, IEEE Transactions on Advanced Packaging.

[5]  R. Tummala,et al.  Failure mechanisms and optimum design for electroplated copper Through-Silicon Vias (TSV) , 2009, 2009 59th Electronic Components and Technology Conference.

[6]  Kin Leong Pey,et al.  A study of thermo-mechanical stress and its impact on through-silicon vias , 2008 .

[7]  Suk-kyu Ryu,et al.  Thermal stress induced delamination of through silicon vias in 3-D interconnects , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).

[8]  Y. M. Ghugal,et al.  EFFECT OF STRESS CONCENTRATION ON LAMINATED PLATES , 2013 .

[9]  C. Zhang,et al.  Characterization and Design of Through-Silicon Via Arrays in Three-Dimensional ICs Based on Thermomechanical Modeling , 2011, IEEE Transactions on Electron Devices.

[10]  Leila Ladani,et al.  Numerical analysis of thermo-mechanical reliability of through silicon vias (TSVs) and solder interconnects in 3-dimensional integrated circuits , 2010 .

[11]  R. Cook,et al.  Micro-scale measurement and modeling of stress in silicon surrounding a tungsten-filled through-silicon via , 2011 .

[12]  Xiaowu Zhang,et al.  Structure Design Optimization and Reliability Analysis on a Pyramidal-Shape Three-Die-Stacked Package With Through-Silicon Via , 2012, IEEE Transactions on Device and Materials Reliability.

[13]  E. Beyne,et al.  The rise of the 3rd dimension for system intergration , 2006, 2006 International Interconnect Technology Conference.

[14]  Jae-Seok Yang,et al.  Stress-driven 3D-IC placement with TSV keep-out zone and regularity study , 2010, 2010 IEEE/ACM International Conference on Computer-Aided Design (ICCAD).