Physical design of testable CMOS digital integrated circuits

A methodology for physical testability assessment and enhancement, implemented with a set of test tools, is presented. The methodology, which can improve the physical design of testable CMOS digital ICs, is supported in realistic fault-list generation and classification. Two measures of physical testability, weighted class fault coverage and fault incidence, and one measure of fault hardness are introduced. The testability is evaluated prior to fault simulation; difficult-to-detect faults are located on the layout and correlated with the physical defects which originate them; and suggestions for layout reconfiguration are provided. Several design examples are described, ascertaining the usefulness of the proposed methodology. The proposed methodology demonstrated that stuck-at test sets only partially cover the realistic faults in digital CMOS designs. Moreover, it is shown that classical fault models of arbitrary faults are insufficient to describe the realistic fault set. Simulation results have shown that the fault set strongly depends on the technology and on the layout style. >

[1]  J. A. Gracio,et al.  Bottom-up methodology for test preparation and refinement , 1989, IEEE International Symposium on Circuits and Systems,.

[2]  Yves Crouzet,et al.  Physical Versus Logical Fault Models MOS LSI Circuits: Impact on Their Testability , 1980, IEEE Transactions on Computers.

[3]  John Paul Shen,et al.  A CMOS fault extractor for inductive fault analysis , 1988, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[4]  J. P. Teixeira,et al.  Test preparation and fault analysis using a bottom-up methodology , 1989, [1989] Proceedings of the 1st European Test Conference.

[5]  S. Koeppe,et al.  Optimal Layout to Avoid CMOS Stuck-Open Faults , 1987, 24th ACM/IEEE Design Automation Conference.

[6]  Edward J. McCluskey,et al.  Detecting stuck-open faults with stuck-at test sets , 1989, 1989 Proceedings of the IEEE Custom Integrated Circuits Conference.

[7]  Dong Sam Ha,et al.  Test Pattern Generation for Stuck-Open Faults Using Stuck-At Test Sets in CMOS Combinational Circuits , 1989, 26th ACM/IEEE Design Automation Conference.

[8]  R. Chandramouli,et al.  Defect Analysis and Fault Modeling in MOS Technology , 1985, ITC.

[9]  F. Brglez,et al.  A neutral netlist of 10 combinational benchmark circuits and a target translator in FORTRAN , 1985 .

[10]  Arlindo L. Oliveira,et al.  Bottom-up testing methodology for VLSI , 1988, Proceedings of the IEEE 1988 Custom Integrated Circuits Conference.

[11]  R. L. Wadsack,et al.  Fault modeling and logic simulation of CMOS and MOS integrated circuits , 1978, The Bell System Technical Journal.

[12]  M. E. Levitt,et al.  Physical design of testable VLSI: techniques and experiments , 1990 .

[13]  Wojciech Maly,et al.  Layout-driven test generation , 1989, 1989 IEEE International Conference on Computer-Aided Design. Digest of Technical Papers.

[14]  R. J. Lipp Limitations of the stuck-at fault model as an accurate measure of CMOS IC quality and a proposed schematic level fault model , 1989, 1989 Proceedings of the IEEE Custom Integrated Circuits Conference.

[15]  Jacob A. Abraham,et al.  FAULT COLLAPSING TECHNIQUES FOR MOS VLSI CIRCUITS. , 1986 .

[16]  John J. Zasio,et al.  Non Stuck Fault Testing of CMOS VLSI , 1985, COMPCON.

[17]  Edward J. McCluskey,et al.  Detecting bridging faults with stuck-at test sets , 1988, International Test Conference 1988 Proceeding@m_New Frontiers in Testing.

[18]  Jacob A. Abraham,et al.  A Multivalued Algebra For Modeling Physical Failures in MOS VLSI Circuits , 1985, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[19]  John Paul Shen,et al.  Inductive Fault Analysis of MOS Integrated Circuits , 1985, IEEE Design & Test of Computers.

[20]  João Paulo Teixeira,et al.  A methodology for testability enhancement at layout level , 1991, J. Electron. Test..

[21]  Wojciech Maly,et al.  Realistic Fault Modeling for VLSI Testing , 1987, 24th ACM/IEEE Design Automation Conference.