Dual-V/sub T/ self-timed CMOS logic for low subthreshold current multigigabit synchronous DRAM

A subthreshold current reduction logic, the dual-V/sub T/ self-timed (DVST) logic, is developed for the possible application to multigigabit synchronous DRAM. Minimizing subthreshold current is a critical problem in low-voltage CMOS logic. DVST logic has potential advantages over conventional dual-V/sub T/ logic in terms of circuit delay, subthreshold current, operating voltage, and area consumption. A detailed comparison of the conventional logic and the DVST logic is carried out by SPICE simulation. Methods for the determination of the threshold voltages of low-and high-V/sub T/ MOS transistors, for the optimization of the width of the MOS transistors in the circuit, and for the determination of the delay time of the resetting signal are developed. Examples of basic logic blocks and inverter chains are illustrated with their simulation results. The DVST logic circuit in which the subthreshold leakage current path is blocked by a large high-V/sub T/ MOS transistor can reduce the subthreshold current to the same level of high-V/sub T/ logic. It can operate two times faster than the conventional dual-V/sub T/ logic at 1.0-V supply voltage by removing the limitation in /spl gamma/ of the dual-V/sub T/ logic. In the voltage range of 0.8-1.5 V it operates at even higher speed than the low-V/sub T/ logic and only below 0.7-V supply voltage it is exceeded by the low-V/sub T/ logic. Its application to synchronous DRAM, especially in the wave pipeline architecture of the data path, is described.

[1]  Yukihito Oowaki,et al.  Open/folded bit-line arrangement for ultra-high-density DRAM's , 1994 .

[2]  Ki-Hong Park,et al.  A 150 MHz 8-banks 256 Mb synchronous DRAM with wave pipelining methods , 1995, Proceedings ISSCC '95 - International Solid-State Circuits Conference.

[3]  Kazuo Yano,et al.  A 3.8 ns CMOS 16×16 multiplier using complementary pass transistor logic , 1989, 1989 Proceedings of the IEEE Custom Integrated Circuits Conference.

[4]  Y. Nakagome,et al.  Trends in low-power RAM circuit technologies , 1995 .

[5]  Masashi Horiguchi,et al.  Switched-source-impedance CMOS circuit for low standby subthreshold current giga-scale LSI's , 1993 .

[6]  M. Aoki,et al.  Subthreshold current reduction for decoded-driver by self-reverse biasing (DRAMs) , 1993 .

[7]  Hoi-Jun Yoo A Low Voltage High Speed Self-Timed CMOS Logic for the Multi-Gigabit Synchronous DRAM Application , 1997 .

[8]  Seung-Moon Yoo,et al.  A 32-bank 1 Gb self-strobing synchronous DRAM with 1 GByte/s bandwidth , 1996, IEEE J. Solid State Circuits.

[9]  Takayasu Sakurai High-speed circuit design with scaled-down MOSFETs and low supply voltage , 1993, 1993 IEEE International Symposium on Circuits and Systems.

[10]  Wentai Liu,et al.  Wave Pipelining: Theory and CMOS Implementation , 1993 .

[11]  Yukihito Oowaki,et al.  Standby/active mode logic for sub-1-V operating ULSI memory , 1994 .

[12]  Takeshi Sakata,et al.  Two-Dimensional Power-Line Selection Scheme for Low Subthreshold-Current Multi-Gigabit DRAMs , 1993, ESSCIRC '93: Nineteenth European Solid-State Circuits Conference.

[13]  Hoi-Jun Yoo,et al.  A study of pipeline architectures for high-speed synchronous DRAMs , 1997, IEEE J. Solid State Circuits.

[14]  Kiyoo Itoh,et al.  Sub-1-V swing internal bus architecture for future low-power ULSIs , 1993 .

[15]  Kazuo Yano,et al.  A 3.8-ns CMOS 16*16-b multiplier using complementary pass-transistor logic , 1990 .