Design of 64-bit low power parallel prefix VLSI adder for high speed arithmetic circuits
暂无分享,去创建一个
[1] Reto Zimmermann,et al. Binary adder architectures for cell-based VLSI and their synthesis , 1997 .
[2] Sanjeev Saxena,et al. On Parallel Prefix Computation , 1994, Parallel Process. Lett..
[3] H. T. Kung,et al. A Regular Layout for Parallel Adders , 1982, IEEE Transactions on Computers.
[4] P. T. Vanathi,et al. A Novel Power Delay Optimized 32-bit Parallel Prefix Adder For High Speed Computing , 2009 .
[5] S StoneHarold,et al. A Parallel Algorithm for the Efficient Solution of a General Class of Recurrence Equations , 1973 .
[6] Tack-Don Han,et al. Fast area-efficient VLSI adders , 1987, 1987 IEEE 8th Symposium on Computer Arithmetic (ARITH).
[7] Simon Knowles,et al. A family of adders , 1999, Proceedings 14th IEEE Symposium on Computer Arithmetic (Cat. No.99CB36336).
[8] Jack Sklansky,et al. Conditional-Sum Addition Logic , 1960, IRE Trans. Electron. Comput..
[9] David Harris,et al. A taxonomy of parallel prefix networks , 2003, The Thrity-Seventh Asilomar Conference on Signals, Systems & Computers, 2003.
[10] Harold S. Stone,et al. A Parallel Algorithm for the Efficient Solution of a General Class of Recurrence Equations , 1973, IEEE Transactions on Computers.
[11] Cheng-Chew Lim,et al. Parallel prefix adder design , 2001, Proceedings 15th IEEE Symposium on Computer Arithmetic. ARITH-15 2001.
[12] P. T. Vanathi,et al. A novel logarithmic prefix adder with minimized power delay product , 2010 .