Experimental 0.25-/spl mu/m-gate fully depleted CMOS/SIMOX process using a new two-step LOCOS isolation technique
暂无分享,去创建一个
T. Tsuchiya | T. Ohno | Y. Kado | M. Harada
[1] Katsutoshi Izumi,et al. Analysis of buried oxide layer formation and mechanism of threading dislocation generation in the substoichiometric oxygen dose region , 1993 .
[2] S. Shinozaki,et al. Oxidation rate reduction in the submicrometer LOCOS process , 1987, IEEE Transactions on Electron Devices.
[3] J. P. Krusius,et al. Field Oxide Thinning in Poly Buffer LOCOS Isolation with Active Area Spacings to 0.1 μm , 1990 .
[4] Ghavam G. Shahidi,et al. SOI Technology Outlook for Sub-0.25 μm CMOS, Challenges and Opportunities , 1993, ESSDERC '93: 23rd European solid State Device Research Conference.
[5] M. Haond,et al. Gate Oxide Breakdown in a SOI CMOS Process Usilng MESA Isolatioon , 1989, ESSDERC '89: 19th European Solid State Device Research Conference.
[6] J. A. Appels,et al. Formation of Silicon Nitride at a Si ‐ SiO2 Interface during Local Oxidation of Silicon and during Heat‐Treatment of Oxidized Silicon in NH 3 Gas , 1976 .
[7] K.Y. Chiu,et al. The sloped-wall SWAMI—A defect-free zero bird's-beak local oxidation process for scaled VLSI technology , 1983, IEEE Transactions on Electron Devices.
[8] M. Alles,et al. Implications of thin buried-oxide for SIMOX circuit performance. , 1994 .