A 10-bit 100-MS/s power-efficient asynchronous SAR ADC
暂无分享,去创建一个
[1] Soon-Jyh Chang,et al. A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure , 2010, IEEE Journal of Solid-State Circuits.
[2] Young-Kyun Cho,et al. A 9.15mW 0.22mm2 10b 204MS/s pipelined SAR ADC in 65nm CMOS , 2010, IEEE Custom Integrated Circuits Conference 2010.
[3] R.W. Brodersen,et al. A 6-bit 600-MS/s 5.3-mW Asynchronous ADC in 0.13-$\mu{\hbox{m}}$ CMOS , 2006, IEEE Journal of Solid-State Circuits.
[4] Rui Paulo Martins,et al. A 2.3mW 10-bit 170MS/s two-step binary-search assisted time-interleaved SAR ADC , 2012, CICC.
[5] Rui Paulo Martins,et al. A 34fJ 10b 500 MS/s partial-interleaving pipelined SAR ADC , 2012, 2012 Symposium on VLSI Circuits (VLSIC).
[6] R. Castello,et al. A ratio-independent algorithmic analog-to-digital conversion technique , 1984, IEEE Journal of Solid-State Circuits.
[7] Robert W. Brodersen,et al. A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS , 2006 .