Camellia: A Novel High Performance On-Chip Network for Multicore Architectures

The increasing computation requirements of multimedia and streaming applications demand high parallel processing capabilities. Hence modern computer architectures focus on integrating more processing cores into a single chip to achieve higher parallelism and processing capability. These processing cores rely on sophisticated on-chip network to communicate among others. Accordingly, this paper provides a novel on-chip network, called Camellia, for integrating lots of cores into a single chip. The proposed Camellia topology, network components, and routing mechanism can provide high bandwidth, low communicating hop counts, and high scalability interconnection network to integrate processors. The organization of Camellia network is proposed. The results of performance analysis and hardware implementation are also provided.

[1]  William J. Dally,et al.  Principles and Practices of Interconnection Networks , 2004 .

[2]  N. Gura,et al.  UltraSPARC T2: A highly-treaded, power-efficient, SPARC SOC , 2007, 2007 IEEE Asian Solid-State Circuits Conference.