Propagation delay dependence on channel fins and geometry aspect ratio of 16-nm multi-gate MOSFET inverter

Fin-type vertical channel Field Effect Transistors (FETs) are promising alternatives for the sub-32-nm CMOS technologies. This work investigates the impact of fin number and structure on Vth degradation and transient behavior of devices and circuits. Vertical channel transistors with different fin aspect ratio (AR = the fin height / the effective fin width) are explored. The multi-fin FinFETs (AR = 2) has a better channel controllability and a larger device width than tri-gate (AR = 1) and quasi-planar (AR = 0.5) MOSFETs. Though the increase of fin aspect ratio provides larger effective device width and driving current, the gate capacitance is increased also and limits the intrinsic device gate delay. The transient characteristics of single-/multi-fin inverter circuits are then examined by adding the load capacitance of circuits (1 and 10 fF). The added capacitance dominates the overall load capacitance and reduces the impact of the device intrinsic capacitance. The delay time is therefore dominated by the driving current of transistor and the multi-fin circuits performed a smaller delay time than the single-fin circuits. Additionally, the large driving capability of FinFET implies the less impact of load capacitance variation resulted from process variation. The multi-fin FinFETs exhibit better channel controllability against intrinsic parameter variation of active transistor and also mitigate the impact of process variation induced load capacitance variation of interconnect.

[1]  Yiming Li,et al.  A Practical Implementation of Parallel Dynamic Load Balancing for Adaptive Computing in VLSI Device Simulation , 2002, Engineering with Computers.

[2]  J.G. Fossum,et al.  On the feasibility of nanoscale triple-gate CMOS transistors , 2005, IEEE Transactions on Electron Devices.

[3]  Shao-Ming Yu,et al.  Strained CMOS Devices With Shallow-Trench-Isolation Stress Buffer Layers , 2008, IEEE Transactions on Electron Devices.

[4]  Chih-Hong Hwang,et al.  Discrete-dopant-induced characteristic fluctuations in 16nm multiple-gate silicon-on-insulator devices , 2007 .

[5]  Chih-Hong Hwang,et al.  Effect of Fin Angle on Electrical Characteristics of Nanoscale Round-Top-Gate Bulk FinFETs , 2007, IEEE Transactions on Electron Devices.

[6]  Chih-Hong Hwang,et al.  High-Frequency Characteristic Fluctuations of Nano-MOSFET Circuit Induced by Random Dopants , 2008, IEEE Transactions on Microwave Theory and Techniques.

[7]  Ji-Woon Yang,et al.  On the Feasibility of Nanoscale Triple-Gate , 2005 .

[8]  Chang Yong Kang,et al.  Effects of metal gate-induced strain on the performance of metal-oxide-semiconductor field effect transistors with titanium nitride gate electrode and hafnium oxide dielectric , 2007 .

[9]  Sung Min Kim,et al.  A novel multi-channel field effect transistor (McFET) on bulk Si for high performance sub-80nm application , 2004, IEDM Technical Digest. IEEE International Electron Devices Meeting, 2004..

[10]  H.-S. Philip Wong Beyond the conventional transistor , 2002, IBM J. Res. Dev..