Reducing address bus transition for low power memory mapping
暂无分享,去创建一个
[1] H. B. Bakoglu,et al. Circuits, interconnections, and packaging for VLSI , 1990 .
[2] Noriyuki Suzuki,et al. A 6-ns 1-Mb CMOS SRAM with latched sense amplifier , 1993 .
[3] Hugo De Man,et al. Global Communication and Memory Optimizing Transformations for Low Power Systems , 1994 .
[4] F. A. Seiler,et al. Numerical Recipes in C: The Art of Scientific Computing , 1989 .
[5] Nikil D. Dutt,et al. 1995 high level synthesis design repository , 1995 .
[6] David F. Bacon,et al. Compiler transformations for high-performance computing , 1994, CSUR.
[7] Alfred V. Aho,et al. Compilers: Principles, Techniques, and Tools , 1986, Addison-Wesley series in computer science / World student series edition.
[8] Mircea R. Stan,et al. Bus-invert coding for low-power I/O , 1995, IEEE Trans. Very Large Scale Integr. Syst..
[9] Edward A. Feigenbaum,et al. Switching and Finite Automata Theory: Computer Science Series , 1990 .
[10] Nikil D. Dutt,et al. Integrating Program Transformations In The Memory-based Synthesis Of Image And Video Algorithms , 1994, IEEE/ACM International Conference on Computer-Aided Design.
[11] William H. Press,et al. The Art of Scientific Computing Second Edition , 1998 .
[12] Dhanistha Panyasak,et al. Circuits , 1995, Annals of the New York Academy of Sciences.