Flip-Flop Selection for Transition Test Pattern Reduction Using Partial Enhanced Scan
暂无分享,去创建一个
Songwei Pei | Huawei Li | Xiaowei Li | Songwei Pei | Huawei Li | Xiaowei Li
[1] Irith Pomeranz,et al. Methods for improving transition delay fault coverage using broadside tests , 2005, IEEE International Conference on Test, 2005..
[2] Xiao Liu,et al. Hybrid delay scan: a low hardware overhead scan-based delay test technique for high fault coverage and compact test sets , 2004, Proceedings Design, Automation and Test in Europe Conference and Exhibition.
[3] Xiaoqing Wen,et al. A Framework of High-quality Transition Fault ATPG for Scan Circuits , 2006, 2006 IEEE International Test Conference.
[4] Gefu Xu,et al. Flip-flop Selection to Maximize TDF Coverage with Partial Enhanced Scan , 2007, 16th Asian Test Symposium (ATS 2007).
[5] Srinivas Patil,et al. Broad-side delay test , 1994, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[6] Adit D. Singh,et al. Fast test application technique without fast scan clocks , 2000, IEEE/ACM International Conference on Computer Aided Design. ICCAD - 2000. IEEE/ACM Digest of Technical Papers (Cat. No.00CH37140).
[7] Rudy Lauwereins,et al. Design, Automation, and Test in Europe , 2008 .
[8] Kaushik Roy,et al. A Novel Low-overhead Delay Testing Technique for Arbitrary Two-Pattern Test Application , 2005, Design, Automation and Test in Europe.
[9] Wenlong Wei,et al. Low Overhead Partial Enhanced Scan Technique for Compact and High Fault Coverage Transition Delay Test Patterns , 2008, 2008 13th European Test Symposium.
[10] Kurt Keutzer,et al. A Partial Enhanced-Scan Approach to Robust Delay-Fault Test Generation for Sequential Circuits , 1991, 1991, Proceedings. International Test Conference.