SCOC IP Cores for Custom Built Supercomputing Nodes
暂无分享,去创建一个
Karthikeyan P. Saravanan | Nachiappan Chidambaram Nachiappan | Ram Srivatsa Kannan | Prashanth Thinakaran | Ravindhiran Mukundrajan | Nagarajan Venkateswaran | Vinesh Srinivasan | Rajagopal Hariharan | Vignesh Adhinarayanan | Vigneshwaran Sankaran | Bharanidharan Vasudevan | Aswin Sridharan | Vignesh Veppur Sankaranarayanan | R. Kannan | Vignesh Adhinarayanan | V. Srinivasan | N. Venkateswaran | P. Thinakaran | N. Nachiappan | Ravindhiran Mukundrajan | Aswinkumar Sridharan | R. Hariharan | Vigneshwaran Sankaran | B. Vasudevan | V. Sankaranarayanan
[1] IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2010, 5-7 July 2010, Lixouri Kefalonia, Greece , 2010, ISVLSI.
[2] Farid N. Najm,et al. A survey of power estimation techniques in VLSI circuits , 1994, IEEE Trans. Very Large Scale Integr. Syst..
[3] Karthik Chandrasekar,et al. Future generation supercomputers I: a paradigm for node architecture , 2007, CARN.
[4] Karthik Chandrasekar,et al. On the concept of simultaneous execution of multiple applications on hierarchically based cluster and the silicon operating system , 2008, 2008 IEEE International Symposium on Parallel and Distributed Processing.
[5] Leonid Oliker,et al. Energy-Efficient Computing for Extreme-Scale Science , 2009, Computer.
[6] Karthikeyan Sankaralingam,et al. Dynamically Specialized Datapaths for energy efficient computing , 2011, 2011 IEEE 17th International Symposium on High Performance Computer Architecture.
[7] Christoforos E. Kozyrakis,et al. Understanding sources of inefficiency in general-purpose chips , 2010, ISCA.
[8] Scott A. Mahlke,et al. VEAL: Virtualized Execution Accelerator for Loops , 2008, 2008 International Symposium on Computer Architecture.