A Low Memory Design for Hybrid-ARQ Systems

In this paper, we propose a low memory design for Hybrid-ARQ systems that combines the new transmission with previous transmission either with Chase combining (CC) or code combining (IR: incremental redundancy). When the current transmission is decoded in error, the channel inputs to be stored for combining with next transmission are quantized with fewer bits by simply dropping the last few least significant bits (LSB) of the quantization results of current channel inputs. In this way, the proposed method can significantly reduce the memory size while keep the performance loss very small. Both the analytical prediction and the simulation results show that the worst case performance loss can be less than 0.25 dB if we drop half of the quantization bit-width.

[1]  David Chase,et al.  Code Combining - A Maximum-Likelihood Decoding Approach for Combining an Arbitrary Number of Noisy Packets , 1985, IEEE Transactions on Communications.

[2]  Fabrizio Argenti,et al.  Generalised stop-and-wait protocol , 1992 .

[3]  Stephen B. Wicker,et al.  Packet combining systems based on the Viterbi decoder , 1994, IEEE Trans. Commun..

[4]  Patrick Robertson,et al.  A comparison of optimal and sub-optimal MAP decoding algorithms operating in the log domain , 1995, Proceedings IEEE International Conference on Communications ICC '95.

[5]  Robert M. Gray,et al.  An Algorithm for Vector Quantizer Design , 1980, IEEE Trans. Commun..

[6]  S. Parkvall,et al.  The evolution of WCDMA towards higher speed downlink packet data access , 2001, IEEE VTS 53rd Vehicular Technology Conference, Spring 2001. Proceedings (Cat. No.01CH37202).