FPGA Implementation of Carrier Disposition PWM for Closed Loop Seven Level Diode Clamped Multilevel Inverter in Speed Control of Induction Motor
暂无分享,去创建一个
This work proposes FPGA implementation of Carrier Disposition PWM for closed loop seven level diode clamped multilevel inverter in speed control of induction motor. VLSI architecture for carrier Disposition have been introduced through which PWM signals are fed to the neutral point seven level diode clamped multilevel using which the speed of the induction motor is controlled. This proposed VLSI architecture makes the power circuit to work better with reduced stresses across the switches and a very low voltage and current total harmonic distortion (THD). The output voltages, currents, torque & speed characteristics for seven level neutral point diode clamped multilevel inverter for AC drive was studied. It has observed the proposed scheme introduces less distortion and harmonics. The results were validated using real time THD meters.
[1] Pairote Thongprasri. Capacitor voltage balancing in dc link five-level full-bridge diode-clamped multilevel inverter , 2016 .
[2] M. B. Daigavane,et al. Simulation Analysis of Three Level Diode Clamped Multilevel Inverter Fed PMSM Drive Using Carrier Based Space Vector Pulse Width Modulation (CB-SVPWM) , 2016 .
[3] Tariq Kamal,et al. Development of Improved Diode Clamped Multilevel Inverter Using Optimized Selective Harmonic Elimination Technique , 2014 .