Adaptive post-silicon tuning for analog circuits: concept, analysis and optimization
暂无分享,去创建一个
Brian Taylor | Lawrence T. Pileggi | Xin Li | YuTsun Chien | L. Pileggi | Xin Li | Y. Chien | Brian Taylor
[1] Sani R. Nassif,et al. Modeling and analysis of manufacturing variations , 2001, Proceedings of the IEEE 2001 Custom Integrated Circuits Conference (Cat. No.01CH37169).
[2] Kurt Antreich,et al. Mismatch analysis and direct yield optimization by specwise linearization and feasibility-guided search , 2001, DAC '01.
[3] P.R. Kinget. Device mismatch and tradeoffs in the design of analog circuits , 2005, IEEE Journal of Solid-State Circuits.
[4] Richard J. Beckman,et al. A Comparison of Three Methods for Selecting Values of Input Variables in the Analysis of Output From a Computer Code , 2000, Technometrics.
[5] Sung-Mo Kang,et al. Worst-case analysis and optimization of VLSI circuit performances , 1995, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[6] Vivek De,et al. Adaptive body bias for reducing impacts of die-to-die and within-die parameter variations on microprocessor frequency and leakage , 2002, 2002 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.02CH37315).
[7] Bang-Sup Song,et al. A 13b linear 40MS/s pipelined ADC with self-configured capacitor matching , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[8] G. Heuvelink,et al. Latin Hypercube Sampling of Gaussian Random Fields , 1999, Technometrics.
[9] Georges G. E. Gielen,et al. Efficient analog circuit synthesis with simultaneous yield and robustness optimization , 1998, 1998 IEEE/ACM International Conference on Computer-Aided Design. Digest of Technical Papers (IEEE Cat. No.98CB36287).
[10] M.J.M. Pelgrom,et al. Matching properties of MOS transistors , 1989 .
[11] T. Chen,et al. Comparison of adaptive body bias (ABB) and adaptive supply voltage (ASV) for improving delay and leakage under the presence of process variation , 2003, IEEE Trans. Very Large Scale Integr. Syst..
[12] Carlo Guardiani,et al. Hierarchical statistical characterization of mixed-signal circuits using behavioral modeling , 1996, ICCAD 1996.
[13] Glen Kramer,et al. Application-specific worst case corners using response surfaces and statistical models , 2004, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[14] C. C. McAndrew,et al. Understanding MOSFET mismatch for analog design , 2003 .
[15] Dimitri P. Bertsekas,et al. Dynamic Programming and Optimal Control, Two Volume Set , 1995 .
[16] Xin Li,et al. Robust Analog/RF Circuit Design With Projection-Based Performance Modeling , 2007, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[17] Lawrence T. Pileggi,et al. Asymptotic Probability Extraction for Nonnormal Performance Distributions , 2007, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[18] Kok Lim Chan,et al. A 14b 100MS/s DAC with Fully Segmented Dynamic Element Matching , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[19] Kumaraswamy Ponnambalam,et al. A unified approach to statistical design centering of integrated circuits with correlated parameters , 1999 .
[20] Rob A. Rutenbar,et al. Computer-aided design of analog and mixed-signal integrated circuits , 2000, Proceedings of the IEEE.
[21] M. Orshansky,et al. Joint Design-Time and Post-Silicon Minimization of Parametric Yield Loss using Adjustable Robust Optimization , 2006, 2006 IEEE/ACM International Conference on Computer Aided Design.