A design-for-test technique for switched-capacitor filters

The paper describes a design-for-test technique for switched-capacitor (SC) filters to improve controllability and observability of internal nodes. Timing strategies employing existing clock phases in SC circuits are used to sensitize signal propagating paths, thus enhancing the circuit testability. The overhead in terms of extra control logic is small (several simple gates). Since there are no extraneous devices inserted in the analog signal path, there is no performance penalty in the normal operation of the filters.<<ETX>>

[1]  D. Vazquez,et al.  Testable Switched-Capacitor Filters , 1992, ESSCIRC '92: Eighteenth European Solid-State Circuits conference.

[2]  Andrzej Cichocki,et al.  MOS Switched-Capacitor and Continuous-Time Integrated Circuits and Systems: Analysis and Design , 1989 .

[3]  Mani Soma A design-for-test methodology for active analog filters , 1990, Proceedings. International Test Conference 1990.