A 600 MHz CMOS PLL microprocessor clock generator with a 1.2 GHz VCO

A clock multiplier for the 600 MHz 72 W (estimated) CMOS Alpha microprocessor is presented. The supply voltage of the analog part of the PLL (VDDA) is provided by an on-chip voltage regulator with a decoupling capacitance. The 3.3 V supply is used to generate the quieter internal supply voltage needed for the sensitive analog part of the PLL and allows the regulator to operate properly even if the 3.3 V supply is noisy. A bandgap voltage reference is used to generate an internal reference for the supply voltage of 2.2 V. The regulator PSRR is always larger than 20 dB in the frequency range of the power supply noise, reducing the noise amplitude on the analog-supply voltage. The minimum measured supply voltage for the regulator is 2.5 V with a regulated output of 2.2 V (without noise generator).

[1]  Raghunand Bhagwan,et al.  SA 20.4: A 1GHz Dual-Loop Microprocessor PLL with Instant Frequency Shifting , 1997 .

[2]  Christian Piguet,et al.  A 320 MHz, 1.5 mW@1.35 V CMOS PLL for microprocessor clock generation , 1996 .

[3]  T.H. Lee,et al.  A 600 MHz superscalar RISC microprocessor with out-of-order execution , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[4]  R. Bhagwan,et al.  A 1 GHz dual-loop microprocessor PLL with instant frequency shifting , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[5]  Christian Piguet,et al.  FA 8.2 A 320MHz, 1.5mW at 1.35V CMOS PLL for Microprocessor Clock Generation , 1996 .