Methodology for Energy-Efficient Digital Circuit Sizing: Important Issues and Design Limitations
暂无分享,去创建一个
[1] Ivan E. Sutherland,et al. Logical effort: designing for speed on the back of an envelope , 1991 .
[2] Bart R. Zeydel,et al. Energy optimization of pipelined digital systems using circuit sizing and supply scaling , 2006, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[3] Bart R. Zeydel,et al. Energy Optimization of High-Performance Circuits , 2003, PATMOS.
[4] Refractor,et al. Third webspace to thumb digital nerve transfer for traumatic avulsion injury , 2023, The Journal of hand surgery, European volume.
[5] Victor V. Zyuban,et al. Balancing hardware intensity in microprocessor pipelines , 2003, IBM J. Res. Dev..
[6] Stephen P. Boyd,et al. Digital Circuit Optimization via Geometric Programming , 2005, Oper. Res..
[7] Sanu Mathew,et al. Comparison of high-performance VLSI adders in the energy-delay space , 2005, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[8] Bart R. Zeydel,et al. Efficient mapping of addition recurrence algorithms in CMOS , 2005, 17th IEEE Symposium on Computer Arithmetic (ARITH'05).
[9] Mark Horowitz,et al. Timing Models for MOS Circuits , 1983 .
[10] P. P. Gelsinger. Gigascale integration for teraops performance-challenges, opportunities, and new frontiers , 2004, DAC 2004.