A robust offset cancellation scheme for analog multipliers [utilises digital integrator]
暂无分享,去创建一个
[1] Behzad Razavi,et al. Principles of Data Conversion System Design , 1994 .
[2] J. Ramirez-Angulo,et al. The folded Gilbert cell: a low voltage high performance CMOS multiplier , 1992, [1992] Proceedings of the 35th Midwest Symposium on Circuits and Systems.
[3] David A. Johns,et al. Analog Integrated Circuit Design , 1996 .
[4] F. O. Eynde,et al. A high-speed CMOS comparator with 8-b resolution , 1992 .
[5] Bruce A. Wooley,et al. A continuously calibrated 12-b, 10-MS/s, 3.3-V A/D converter , 1998 .
[6] Paul A. Goud,et al. An adaptive digital technique for compensating for analog quadrature modulator/demodulator impairments , 1993, Proceedings of IEEE Pacific Rim Conference on Communications Computers and Signal Processing.
[7] Rahul Sarpeshkar,et al. An offset-canceling low-noise lock-in architecture for capacitive sensing , 2003, IEEE J. Solid State Circuits.
[8] Gert Cauwenberghs,et al. Kerneltron: Support Vector 'Machine' in Silicon , 2002, SVM.