A monolithic 2.3-Gb/s 100-mW clock and data recovery circuit in silicon bipolar technology
暂无分享,去创建一个
[1] P. O'Connor,et al. A PLL-based 2.5-Gb/s GaAs clock and data regenerator IC , 1991 .
[2] Daniel J. Stigliani,et al. IBM Enterprise Systems multimode fiber optic technology , 1992, IBM J. Res. Dev..
[3] D. Levy,et al. Phase Noise and Transient Times for a Binary Quantized Digital Phase-Locked Loop in White Gaussian Noise , 1972, IEEE Trans. Commun..
[4] James F. Oberst. Pull-in range of a phase-locked loop with a binary phase comparator , 1970, Bell Syst. Tech. J..
[5] David G. Messerschmitt. Frequency Detectors for PLL Acquisition in Timing and Carrier Recovery , 1979, IEEE Trans. Commun..
[6] Peter A. Franaszek,et al. A DC-Balanced, Partitioned-Block, 8B/10B Transmission Code , 1983, IBM J. Res. Dev..
[7] Mehmet Soyuer,et al. Multigigahertz voltage-controlled oscillators in advanced silicon bipolar technology , 1992 .
[8] Richard C. Walker,et al. A 2-chip 1.5 Gb/s bus-oriented serial link interface , 1992, 1992 IEEE International Solid-State Circuits Conference Digest of Technical Papers.