A 10-bit 100MSPS 0.35 /spl mu/m Si CMOS pipeline ADC

Based on the principle of pipeline ADC, a 4-4-4-bit three-stage 10-bit pipeline analog-to-digital converter (ADC) is presented. Combining with bootstrap circuit and bottom-plate sampling technology, a high linearity on-chip sample-and-hold (S/H) is realized. The preamplifier-latch comparator of the 4-bit flash sub-ADCs is implemented to reduce the comparator latch offset by using zero-crossing technique. In order to reduce common-mode interference, clock feed-through and even order distortion, the full-differential operational transconductance amplifiers (OTA) are designed for the residue and S/H circuits. The simulation results show that this ADC achieves over 70dB SFDR with 50MHz Nyquist input frequency at 100MSample/s (MSPS). Fabricated by standard 0.35/spl mu/m 2P3M mixed signal silicon CMOS process, the circuit occupies an area of 12.7mm/sup 2/.

[1]  P. Hurst,et al.  A digital background calibration technique for time-interleaved analog-to-digital converters , 1998, IEEE J. Solid State Circuits.

[2]  B. Razavi,et al.  An 8-bit 150-MHz CMOS A/D converter , 1999, IEEE Journal of Solid-State Circuits.

[3]  S. Okwit,et al.  ON SOLID-STATE CIRCUITS. , 1963 .