Enhanced performance Zero Crossing DPLL with linearized phase detector

This work introduces a new structure of Zero Crossing Digital Phase Locked Loop with Arc Sine block (AS-ZCDPLL) to linearize the phase difference detection, and enhance the loop performance. The new loop has faster acquisition, less steady state phase error, and wider locking range compared to the conventional ZCDPLL. The locking range improvement and faster acquisition have been confirmed through simulation. The loop has been implemented and tested in real time using Texas Instruments TMS320C6416 DSP development kit.

[1]  Floyd M. Gardner,et al.  Phaselock techniques , 1984, IEEE Transactions on Systems, Man, and Cybernetics.

[2]  Robert Gardner,et al.  Introduction To Real Analysis , 1994 .

[3]  Qassim Nasir,et al.  Extended Lock Range Zero-Crossing Digital Phase-Locked Loop with Time Delay , 2005, EURASIP J. Wirel. Commun. Netw..

[4]  Qassim Nasir,et al.  Digital Phase Locked Loop with Broad Lock Range using Chaos Control Technique , 2006, Intell. Autom. Soft Comput..

[5]  H. Osborne,et al.  Stability Analysis of an Nth Power Digital Phase-Locked Loop - Part I: First-Order DPLL , 1980, IEEE Transactions on Communications.