A spacing algorithm for performance enhancement and cross-talk reduction
暂无分享,去创建一个
With the shrinking of feature size on silicon the coupled capacitance between adjacent wires is contributing a significant factor to the interconnect delay, which already dominates the circuit performance. In the near future coupled capacitance could contribute as much as 50-75% to the interconnect delay which has been largely ignored by performance oriented layout teds. Given a routed design, this work minimizes delay and the peak cross-talk by readjusting the space between interconnects. It can reduce the circuit delay significantly and in addition reduce the peak cross-talk problem. An efficient technique based on network simplex algorithm is used to solve the problem in the paradigm of compaction.
[1] H. B. Bakoglu,et al. Circuits, interconnections, and packaging for VLSI , 1990 .
[2] A. Feller,et al. Crosstalk and Reflections in High Speed Digital Systems , 1899 .
[3] T. Sakurai,et al. Simple formulas for two- and three-dimensional capacitances , 1983, IEEE Transactions on Electron Devices.
[4] Takeshi Yoshimura,et al. GRAPH THEORETICAL COMPACTION ALGORITHM. , 1985 .