Interconnect delay optimization via high level re-synthesis after floorplanning

With the progress of manufacturing technologies, more transistors can be integrated into one chip, which validates the system-on-chip (SoC) technology. Besides, as the feature size of integrated circuits scales down into super deep sub-micron level, interconnect delay has played a dominant role in total delay of the circuit. A new technology which improves the performance of the circuit in high-level synthesis phase by utilizing high level re-synthesis after floorplan is presented in this paper. The techniques presented in this paper are demonstrated by experiments.

[1]  Jason Cong,et al.  An interconnect-centric design flow for nanometer technologies , 1999, 1999 International Symposium on VLSI Technology, Systems, and Applications. Proceedings of Technical Papers. (Cat. No.99TH8453).

[2]  Qiang Wu,et al.  A hierarchical CDFG as intermediate representation for hardware/software codesign , 2002, IEEE 2002 International Conference on Communications, Circuits and Systems and West Sino Expositions.

[3]  Donald E. Thomas,et al.  Unifying behavioral synthesis and physical design , 2000, Proceedings 37th Design Automation Conference.

[4]  Minjoong Rim,et al.  Optimal and heuristic algorithms for solving the binding problem , 1994, IEEE Trans. Very Large Scale Integr. Syst..

[5]  Alice C. Parker,et al.  3D scheduling: high-level synthesis with floorplanning , 1991, 28th ACM/IEEE Design Automation Conference.

[6]  Miriam Leeser,et al.  A data-centric approach to high-level synthesis , 2000, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[7]  Yici Cai,et al.  Floorplanning with abutment constraints based on corner block list , 2001, Integr..

[8]  Barry M. Pangrle,et al.  A grid-based approach for connectivity binding with geometric costs , 1993, ICCAD '93.

[9]  Prithviraj Banerjee,et al.  Simultaneous scheduling, binding and floorplanning in high-level synthesis , 1998, Proceedings Eleventh International Conference on VLSI Design.