3-D centric technology and realization with TSV

Modern mobile device possesses function-rich, small, thin, low-power features. The electronics industry aggressively seeks possible solutions to achieve these demands. Among different techniques, 3-D integration can effectively provide such kind of advantages. However, to successfully accomplish vertical stacking, readiness of design toolset is one of the most important keys. In this paper, we present the challenges and state-of-the-art features of 3-D EDA tool chain. We introduce the complete realization technologies of system integration with through-silicon via (TSV) using TSMC 90nm process. For optimization of system performance, we summarize the stacking concerns for timing constraints due to various stacking applications. With the configurations, an approach is proposed to overcome 3-D timing optimization problem because commercial tool tackles only one die at one time. Empirical results show the approach is promising for present 3-D centric design methodologies.

[1]  Mario H. Konijnenburg,et al.  3D DfT architecture for pre-bond and post-bond testing , 2010, 2010 IEEE International 3D Systems Integration Conference (3DIC).

[2]  Yuan Xie,et al.  Analysis and mitigation of lateral thermal blockage effect of through-silicon-via in 3D IC designs , 2011, IEEE/ACM International Symposium on Low Power Electronics and Design.

[3]  Ding-Ming Kwai,et al.  3D Stacked IC layout considering bond pad density and doubling for manufacturing yield improvement , 2011, 2011 12th International Symposium on Quality Electronic Design.

[4]  Ding-Ming Kwai,et al.  CAD reference flow for 3D via-last integrated circuits , 2010, 2010 15th Asia and South Pacific Design Automation Conference (ASP-DAC).

[5]  Paul D. Franzon,et al.  Design and CAD for 3D integrated circuits , 2008, 2008 45th ACM/IEEE Design Automation Conference.

[6]  Yuan Xie,et al.  Fabrication Cost Analysis and Cost-Aware Design Space Exploration for 3-D ICs , 2010, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[7]  John H. Lau,et al.  Evolution and outlook of TSV and 3D IC/Si integration , 2010, 2010 12th Electronics Packaging Technology Conference.