Temperature Variation Insensitive Energy Efficient CMOS Circuits in a 65nm CMOS Technology
暂无分享,去创建一个
[1] A. Wang,et al. Modeling and sizing for minimum energy operation in subthreshold circuits , 2005, IEEE Journal of Solid-State Circuits.
[2] Yu Cao,et al. New paradigm of predictive MOSFET and interconnect modeling for early circuit simulation , 2000, Proceedings of the IEEE 2000 Custom Integrated Circuits Conference (Cat. No.00CH37044).
[3] Y. Tsividis. Operation and modeling of the MOS transistor , 1987 .
[4] James Tschanz,et al. Parameter variations and impact on circuits and microarchitecture , 2003, Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451).
[5] R.W. Johnson,et al. The changing automotive environment: high-temperature electronics , 2004, IEEE Transactions on Electronics Packaging Manufacturing.
[6] M. Horowitz,et al. Low-power digital design , 1994, Proceedings of 1994 IEEE Symposium on Low Power Electronics.
[7] Volkan Kursun,et al. Impact of temperature fluctuations on circuit characteristics in 180nm and 65nm CMOS technologies , 2006, 2006 IEEE International Symposium on Circuits and Systems.
[8] Mircea R. Stan. Optimal voltages and sizing for low power [CMOS VLSI] , 1999, Proceedings Twelfth International Conference on VLSI Design. (Cat. No.PR00013).
[9] Kiyoo Itoh,et al. Supply voltage scaling for temperature insensitive CMOS circuit operation , 1998 .
[10] C. Hu,et al. Modelling temperature effects of quarter micrometre MOSFETs in BSIM3v3 for circuit simulation , 1997 .
[11] Mircea R. Stan. Optimal Voltages and Sizing for Low Power , 1999 .
[12] V. Kursun,et al. Voltage optimization for temperature variation insensitive CMOS circuits , 2005, 48th Midwest Symposium on Circuits and Systems, 2005..
[13] B. M. Gordon,et al. Supply and threshold voltage scaling for low power CMOS , 1997, IEEE J. Solid State Circuits.