Low-Power Data-Driven Dynamic Logic (D3L)
暂无分享,去创建一个
In this paper a new family of low-power dynamic logic called Data-Driven Dynamic Logic (D3L) is introduced. In this logic family, the synchronization clock has been eliminated, and correct sequencing is maintained by appropriate use of data instances. Then, it is shown that replacement of the clock with input data implies less power dissipation without speed degradation compared to conventional dynamic logic.
[1] C. M. Lee,et al. High-speed compact circuits with CMOS , 1982 .
[2] N. F. Goncalves,et al. NORA: a racefree dynamic CMOS technique for pipelined logic structures , 1983 .
[3] Gilbert Wolrich,et al. A 300-MHz 64-b quad-issue CMOS RISC microprocessor , 1995 .
[4] J. A. Michell,et al. Fully pipelined TSPC barrel shifter for high-speed applications , 1995 .