Area-efficiency trade-offs in integrated switched-capacitor DC-DC converters
暂无分享,去创建一个
[1] Johann W. Kolar,et al. 4.7 A sub-ns response on-chip switched-capacitor DC-DC voltage regulator delivering 3.7W/mm2 at 90% efficiency using deep-trench capacitors in 32nm SOI CMOS , 2014, 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC).
[2] S.R. Sanders,et al. Analysis and Optimization of Switched-Capacitor DC–DC Converters , 2008, IEEE Transactions on Power Electronics.
[3] Elad Alon,et al. Design Techniques for Fully Integrated Switched-Capacitor DC-DC Converters , 2011, IEEE Journal of Solid-State Circuits.
[4] Michiel Steyaert,et al. Area-driven optimisation of switched-capacitor DC/DC converters , 2008 .
[5] Michiel Steyaert,et al. A fully integrated 74% efficiency 3.6V to 1.5V 150mW capacitive point-of-load DC/DC-converter , 2010, 2010 Proceedings of ESSCIRC.
[6] J. W. Kolar,et al. A 4.6W/mm2 power density 86% efficiency on-chip switched capacitor DC-DC converter in 32 nm SOI CMOS , 2013, 2013 Twenty-Eighth Annual IEEE Applied Power Electronics Conference and Exposition (APEC).
[7] Michiel Steyaert,et al. CMOS Integrated Capacitive DC-DC Converters , 2012 .