Performance evaluation of high speed compressors for high speed multipliers
暂无分享,去创建一个
[1] Yin-Tsung Hwang,et al. A Novel High-Speed and Energy Efficient 10-Transistor Full Adder Design , 2007, IEEE Transactions on Circuits and Systems I: Regular Papers.
[2] A. Dandapat,et al. A 1.2-ns16×16-Bit Binary Multiplier Using High Speed Compressors , 2010 .
[3] Kiat Seng Yeo,et al. Low-power circuit implementation for partial-product addition using pass-transistor logic , 1999 .
[4] Shubhajit Roy Chowdhury,et al. Design, Simulation and Testing of a High Speed Low Power 15-4 Compressor for High Speed Multiplication Applications , 2008, 2008 First International Conference on Emerging Trends in Engineering and Technology.
[5] Chip-Hong Chang,et al. A review of 0.18-/spl mu/m full adder performances for tree structured arithmetic circuits , 2005 .
[6] D. Radhakrishnan,et al. High performance 5 : 2 compressor architectures , 2006 .
[7] D. H. Jacobsohn,et al. A Suggestion for a Fast Multiplier , 1964, IEEE Trans. Electron. Comput..
[8] Mohamed I. Elmasry,et al. Low-Power Digital VLSI Design: Circuits and Systems , 1995 .
[9] Vojin G. Oklobdzija,et al. A Method for Speed Optimized Partial Product Reduction and Generation of Fast Parallel Multipliers Using an Algorithmic Approach , 1996, IEEE Trans. Computers.
[10] Magdy Bayoumi,et al. A novel high-performance CMOS 1-bit full-adder cell , 2000 .
[11] Wu-Shiung Feng,et al. New efficient designs for XOR and XNOR functions on the transistor level , 1994, IEEE J. Solid State Circuits.