The decrease in feature sizes of micro-electronic devices has underlined the need for higher number of I/O's in order to increase its functionality. This has spurred a great interest in developing electronic packages with fine and ultra fine pitches (20-100 microns). Most of the compliant interconnects that are currently being developed have inductance and resistance higher than desirable. This work presents a novel low-temperature fabrication process that combines polymer structures with electroless copper plating to create low stress MEMS structures for extremely fine pitch wafer level packages. Finite element analysis of these structures shows tremendous reduction in the stresses at the interfaces and superior reliability as IC-package nano interconnects. Low CTE polyimide structures with ultra-low stress, high toughness and strength were fabricated using plasma etching. This dry etching process was tuned to yield a wall angle above 80 degrees. The etching process also leads to roughened sidewalls for selective electroless copper plating on the sidewalls of polymer structures. Metal-coated polymer structures from MEMS fabrication techniques can provide low-cost high-performance solutions for wafer-level-packaging. This work also describes a material solution synthesis route to develop reworkable nano-dimensional interfaces for IC-package bonding. Reworkability is addressed by a thin (200 nm) interface of lead-free high-strength solders using selective electroless plating. Lead-free alloy films were deposited from aqueous plating solutions consisting of suitable metal salts and reducing agents at 45/spl deg/C. The lead-free solder composition was controlled by altering the plating bath formulation and was characterized using SEM, XRD and XPS. Solder film formed from the above approach was demonstrated to bond the metal-coated polymer interconnects with the copper pads on the substrate.
[1]
S. Bhattacharya,et al.
Next generation of package/board materials technology for ultra-high density wiring and fine-pitch reliable interconnection assembly
,
2004,
2004 Proceedings. 54th Electronic Components and Technology Conference (IEEE Cat. No.04CH37546).
[2]
I.R. Abothu,et al.
New paradigm in IC package interconnections by reworkable nano-interconnects
,
2004,
2004 Proceedings. 54th Electronic Components and Technology Conference (IEEE Cat. No.04CH37546).
[3]
Muhannad S. Bakir,et al.
Sea of leads ultra high-density compliant wafer-level packaging technology
,
2002,
52nd Electronic Components and Technology Conference 2002. (Cat. No.02CH37345).
[4]
Yiming Li,et al.
Plasma etching of thick polynorbornene layers for electronic packaging applications
,
2002
.
[5]
Qi Zhu,et al.
J-Springs - innovative compliant interconnects for next-generation packaging
,
2002,
52nd Electronic Components and Technology Conference 2002. (Cat. No.02CH37345).
[6]
Bart Vandevelde,et al.
Thermomechanical models for leadless solder interconnections in flip chip assemblies
,
1998
.