Hierarchical simulation of hot-carrier induced damages in VLSI circuits
暂无分享,去创建一个
[1]
A. Boudou,et al.
Interface state creation and charge trapping in the medium-to-high gate voltage range (V/sub d//2>or=V/sub g/
[2] Andrew T. Yang,et al. iSMILE: A Novel Circuit Simulation Program with emphasis on New Device Model Development , 1989, 26th ACM/IEEE Design Automation Conference.
[3] Sung-Mo Kang,et al. A one-dimensional MOSFET model for simulation of hot-carrier induced device and circuit degradation , 1990, IEEE International Symposium on Circuits and Systems.
[4] Ibrahim N. Hajj,et al. IDSIM2: an environment for mixed-mode simulation , 1990, IEEE Proceedings of the Custom Integrated Circuits Conference.
[5] Chenming Hu,et al. Hot-electron-induced MOSFET degradation—Model, monitor, and improvement , 1985, IEEE Transactions on Electron Devices.
[6] Jeong Yeol Choi,et al. Simulation of MOSFET lifetime under AC hot-electron stress , 1988 .
[7] Sung-Mo Kang,et al. An integrated hot-carrier degradation simulator for VLSI reliability analysis , 1990, 1990 IEEE International Conference on Computer-Aided Design. Digest of Technical Papers.