A 2.5 Gbit/s GaAs clock and data regenerator IC
暂无分享,去创建一个
Monolithic integration of a clock and data regenerator operating at 2.5 Gbit/s has been achieved using analog design techniques applied to a GaAs heterojunction FET (HFET) process. The GaAs IC, which performs clock and data regeneration functions for high-speed fiber-optic transmission systems, is presented. This IC, in conjunction with a companion Si bipolar circuit, can regenerate pseudorandom NRZ data error-free at rates exceeding 2.5 Gbit/s with a sensitivity of 25 mV. The recovered clock has less than 7-ps RMS edge jitter. The chip draws 250 mA from a single 5.2 V ECL-compatible power supply.<<ETX>>
[1] Kiichi Yamashita,et al. A GaAs IC set for full integration of 2.4 Gb/s optical transmission systems , 1988, 10th Annual IEEE (GaAs IC) Symposium, Gallium Arsenide Integrated Circuit. Technical Digest 1988..
[2] Donald Richman,et al. Color-Carrier Reference Phase Synchronization Accuracy in NTSC Color Television , 1954, Proceedings of the IRE.
[3] K. Runge,et al. Delay-and-multiply timing recovery circuit for lightwave transmission systems using NRZ format , 1985 .