Digital hardware circuit using FPGA for speed control system of permanent magnet synchronous motor
暂无分享,去创建一个
T. Tsuji | T. Hanamoto | H. Ikeda | M. Deriha
[1] Po-Tai Cheng,et al. An Integrated Pulse Width Modulator/Dead-time Generator with Improved Output Voltage Precision , 2006 .
[2] R. Madhusudhanan,et al. FPGA based Digital Pulse Width Modulator with Time Resolution under 2 ns , 2009 .
[3] Teruo Tsuji,et al. SENSORLESS CONTROL OF SYNCHRONOUS RELUCTANCE MOTOR USING MODIFIED FLUX LINKAGE OBSERVER WITH AN ESTIMATION ERROR CORRECT FUNCTION , 2006 .
[4] Teruo Tsuji,et al. RTLinux Based Speed Control System of SPMSM with an Online Real Time Simulator , 2006 .
[5] Ghaderi Ahmad,et al. Very Low Speed Sensorless Vector Control of Synchronous Reluctance Motors with a Novel Startup Scheme , 2007, APEC 07 - Twenty-Second Annual IEEE Applied Power Electronics Conference and Exposition.