A new multiple transistor parameter design methodology for high speed low power SoCs
暂无分享,去创建一个
A simple method for determining the optimal use of multiple transistor parameters (MP), i.e. multiple V/sub TH/, V/sub DD/, and T/sub OX/, for System-on-a-Chip's (SoC's) is proposed. Reasonable optimization results are automatically obtained for various SoC configurations, which is difficult to achieve intuitively. It was found that the MP design is particularly effective for SoC's consisting of circuit blocks with different speed requirements.
[1] J.M.C. Stork. Technology leverage for ultra-low power information systems , 1995 .
[2] W. Greene,et al. 0.18 um dual Vt MOSFET process and energy-delay measurement , 1996, International Electron Devices Meeting. Technical Digest.
[3] Shin'ichiro Mutoh,et al. 1-V power supply high-speed digital circuit technology with multithreshold-voltage CMOS , 1995, IEEE J. Solid State Circuits.